Skip to content
Friday, October 31, 2025
Latest:
  • Arm Launches Next-Gen Big-Core: Cortex-A725
  • Arm Unveils 2024 Compute Platform: 3nm, Cortex-X925, Cortex-A725, Immortalis-G925
  • Arm Launches Next-Gen Flagship Cortex-X925
  • Amazon Debuts 4th Gen Graviton
  • Arm Launches the Cortex-M52 For IoT; Its Smallest Processor with Helium
WikiChip Fuse

WikiChip Fuse

Your Chips and Semi News

  • Home
  • Account
  • Main Site
  • Architectures
    • x86
    • ARM
    • RISC-V
    • Power ISA
    • MIPS
  • Supercomputers
  • 14 nm
  • 12nm
  • 10nm
  • 7nm
  • 5nm

AES

Architectures 

Intel’s Total Memory Encryption, a new x86 extension for full memory encryption

December 17, 2017May 25, 2021 David Schor AES, Encryption, Intel, Security, x86

Intel has released the first revision of their new x86 specification that adds support for page-granular and full physical memory encryptions.

Read more

Top Six Articles

  • Huawei Expands Kunpeng Server CPUs, Plans SMT, SVE For Next Gen
  • Intel Details Golden Cove: Next-Generation Big Core For Client and Server SoCs
  • TSMC Details 5 nm
  • A Look At AMD’s 3D-Stacked V-Cache
  • A Look at NEC’s Latest Vector Processor, the SX-Aurora
  • Intel Launches 3rd Gen Ice Lake Xeon Scalable

Recent

  • Arm Launches Next-Gen Big-Core: Cortex-A725

    Arm Launches Next-Gen Big-Core: Cortex-A725

    May 29, 2024May 29, 2024 David Schor
  • Arm Unveils 2024 Compute Platform: 3nm, Cortex-X925,  Cortex-A725, Immortalis-G925

    Arm Unveils 2024 Compute Platform: 3nm, Cortex-X925, Cortex-A725, Immortalis-G925

    May 29, 2024May 29, 2024 David Schor
  • Arm Launches Next-Gen Flagship Cortex-X925

    Arm Launches Next-Gen Flagship Cortex-X925

    May 29, 2024May 29, 2024 David Schor
  • Amazon Debuts 4th Gen Graviton

    Amazon Debuts 4th Gen Graviton

    December 8, 2023December 9, 2023 David Schor
  • Arm Launches the Cortex-M52 For IoT; Its Smallest Processor with Helium

    Arm Launches the Cortex-M52 For IoT; Its Smallest Processor with Helium

    November 22, 2023November 22, 2023 David Schor
  • Arm Introduces The Cortex-X4, Its Newest Flagship Performance Core

    Arm Introduces The Cortex-X4, Its Newest Flagship Performance Core

    May 28, 2023May 28, 2023 David Schor

Random Picks

Mythic Rolls Out M1000-Series Analog AI Accelerators; Raises $70M Along The Way

Mythic Rolls Out M1000-Series Analog AI Accelerators; Raises $70M Along The Way

August 22, 2021August 22, 2021 David Schor
Intel discloses Tremont, a Goldmont Plus successor

Intel discloses Tremont, a Goldmont Plus successor

April 4, 2018May 25, 2021 David Schor
SiFive Announces New Cores, BiFurcates Line Into Performance And Efficiency Cores

SiFive Announces New Cores, BiFurcates Line Into Performance And Efficiency Cores

November 1, 2022November 2, 2022 David Schor
TSMC N7+ EUV Process Starts Shipping

TSMC N7+ EUV Process Starts Shipping

October 7, 2019May 25, 2021 David Schor
SC19: Aurora Supercomputer To Feature Intel First Exascale Xe GPGPU, 7nm Ponte Vecchio

SC19: Aurora Supercomputer To Feature Intel First Exascale Xe GPGPU, 7nm Ponte Vecchio

November 17, 2019May 25, 2021 David Schor

Random Tags

2.5D packaging 3 nm 3D packaging 5 nm 5nm 7 nm 7nm 10 nm 10nm 14 nm 16nm AI AMD ARM ARMv8 ARMv9 chiplet Coffee Lake Core i5 Core i7 Cortex Cortex-A edge computing EMIB EUV FinFET GlobalFoundries Hot Chips IBM Ice Lake IEDM inference Intel ISSCC multi-chip package neural processors process technology RISC-V Samsung subscriber only (general) Supercomputers TSMC VLSI Symposium x86 Zen

x86 WorldView All

Intel Introduces Thread Director For Heterogeneous Multi-Core Workload Scheduling
Desktop Processors Mobile Processors 

Intel Introduces Thread Director For Heterogeneous Multi-Core Workload Scheduling

August 19, 2021August 19, 2021 David Schor

Intel introduces the Intel Thread Director for heterogeneous multi-core workload scheduling

Intel Unveils Sapphire Rapids: Next-Generation Server CPUs
Architectures Server Processors 

Intel Unveils Sapphire Rapids: Next-Generation Server CPUs

August 19, 2021August 19, 2021 David Schor
Intel’s Gracemont Small Core Eclipses Last-Gen Big Core Performance
Architectures Data Processing Unit Desktop Processors Mobile Processors 

Intel’s Gracemont Small Core Eclipses Last-Gen Big Core Performance

August 19, 2021August 21, 2021 David Schor
Intel Unveils Alder Lake: Next-Generation Mainstream Heterogeneous Multi-Core SoC
Architectures Desktop Processors Mobile Processors 

Intel Unveils Alder Lake: Next-Generation Mainstream Heterogeneous Multi-Core SoC

August 19, 2021August 19, 2021 David Schor
Intel Details Golden Cove: Next-Generation Big Core For Client and Server SoCs
Architectures Desktop Processors Mobile Processors Server Processors 

Intel Details Golden Cove: Next-Generation Big Core For Client and Server SoCs

August 19, 2021August 19, 2021 David Schor
Intel Launches 3rd Gen Ice Lake Xeon Scalable
Architectures Server Processors 

Intel Launches 3rd Gen Ice Lake Xeon Scalable

April 6, 2021May 23, 2021 David Schor

Random

Inside Tesla’s Neural Processor In The FSD Chip

Inside Tesla’s Neural Processor In The FSD Chip

September 22, 2019July 11, 2021 David Schor
CEA-Leti Demos a 6-Chiplet 96-Core 3D-Stacked MIPS Processor

CEA-Leti Demos a 6-Chiplet 96-Core 3D-Stacked MIPS Processor

March 1, 2020May 25, 2021 David Schor
Intel Sunny Cove Core To Deliver A Major Improvement In Single-Thread Performance, Bigger Improvements To Follow

Intel Sunny Cove Core To Deliver A Major Improvement In Single-Thread Performance, Bigger Improvements To Follow

May 28, 2019May 25, 2021 David Schor
Intel Starts Shipping Initial Nervana NNP Lineup

Intel Starts Shipping Initial Nervana NNP Lineup

December 6, 2019May 25, 2021 David Schor
Intel Introduces 10nm Agilex FPGAs; Customized Connectivity with HBM, DDR5, PCIe Gen 5, and  112G Transceivers

Intel Introduces 10nm Agilex FPGAs; Customized Connectivity with HBM, DDR5, PCIe Gen 5, and 112G Transceivers

April 2, 2019May 25, 2021 David Schor
Intel 2021 Process Technology Update: Intel 7, Intel 4, Intel 3, and Intel 20A

Intel 2021 Process Technology Update: Intel 7, Intel 4, Intel 3, and Intel 20A

July 26, 2021July 26, 2021 David Schor
A Look At Celerity’s Second-Gen 496-Core RISC-V Mesh NoC

A Look At Celerity’s Second-Gen 496-Core RISC-V Mesh NoC

January 12, 2020May 25, 2021 David Schor

ARM WorldView All

Arm Unveils 2024 Compute Platform: 3nm, Cortex-X925,  Cortex-A725, Immortalis-G925
Architectures Desktop Processors Embedded Processors Mobile Processors Roadmaps 

Arm Unveils 2024 Compute Platform: 3nm, Cortex-X925, Cortex-A725, Immortalis-G925

May 29, 2024May 29, 2024 David Schor
Arm Launches Next-Gen Big-Core: Cortex-A725
Architectures Desktop Processors Embedded Processors Mobile Processors 

Arm Launches Next-Gen Big-Core: Cortex-A725

May 29, 2024May 29, 2024 David Schor
Arm Launches Next-Gen Flagship Cortex-X925
Architectures Desktop Processors Server Processors 

Arm Launches Next-Gen Flagship Cortex-X925

May 29, 2024May 29, 2024 David Schor
Amazon Debuts 4th Gen Graviton
Server Processors 

Amazon Debuts 4th Gen Graviton

December 8, 2023December 9, 2023 David Schor
Arm Launches the Cortex-M52 For IoT; Its Smallest Processor with Helium
Embedded Processors Mobile Processors 

Arm Launches the Cortex-M52 For IoT; Its Smallest Processor with Helium

November 22, 2023November 22, 2023 David Schor
Arm Introduces The Cortex-X4, Its Newest Flagship Performance Core
Architectures Desktop Processors Mobile Processors Server Processors 

Arm Introduces The Cortex-X4, Its Newest Flagship Performance Core

May 28, 2023May 28, 2023 David Schor

About

WikiChip
WikiChip is an independent publisher based in New York. The WikiChip Fuse section publishes chips and semiconductor related news with our main site offering in-depth semiconductor resources and analysis.

WikiChip Links

  • Main Site
  • WikiChip Fuse
  • Newsletter
  • Main Site
  • WikiChip Fuse

Copyright © 2025 WikiChip LLC. All rights reserved.